CrawlJobs Logo

Staff Engineer, ASIC Development Engineering (STA)

sandisk.com Logo

Sandisk

Location Icon

Location:
India , Bengaluru

Category Icon

Job Type Icon

Contract Type:
Not provided

Salary Icon

Salary:

Not provided

Job Description:

We are seeking a highly skilled and experienced Staff Engineer for our Static Timing Analysis (STA) function. The successful candidate will be part to a team of talented engineers responsible for ensuring the timing performance and integrity of our complex semiconductor designs. This role requires a deep understanding of STA methodologies, leadership skills, and a strategic vision to drive continuous improvement in our timing analysis processes.

Job Responsibility:

  • Own Subsystem level STA , providing direction and guidance to PnR team for Timing closure & Synthesis report analysis
  • Work with IP & Design team for Timing constraints Development & Review activities
  • Develop and implement advanced STA methodologies and strategies to meet the timing closure requirements of complex IC designs
  • Collaborate with cross-functional teams, including design, verification, physical design, and DFT, to ensure seamless integration and optimal timing performance
  • Drive the development and maintenance of STA scripts and tools to automate and streamline timing analysis processes
  • Conduct thorough timing analysis, identify critical paths, and develop strategies to mitigate timing violations and improve overall design performance
  • Stay abreast of industry trends and emerging technologies in STA and related fields, and incorporate best practices into the team’s workflow
  • Prepare and present detailed timing reports and technical documentation to stakeholders
  • Foster a culture of innovation, collaboration, and continuous improvement within the STA team

Requirements:

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field
  • A minimum of 5 years of experience in Static Timing Analysis
  • Proven track record of successfully executing STA
  • In-depth knowledge of STA tools (e.g., Synopsys PrimeTime, Cadence Tempus , Constraints Manager) and methodologies
  • Strong understanding of digital design principles, physical design, and semiconductor fabrication processes
  • Excellent problem-solving skills and the ability to think strategically and analytically
  • Exceptional communication and interpersonal skills, with the ability to effectively collaborate with cross-functional teams and stakeholders
  • Ability to prioritize tasks and manage multiple project work simultaneously
  • A proactive, results-oriented mindset with a passion for innovation and continuous improvement
  • Experience with advanced process nodes (e.g., 7nm, 5nm) is highly desirable

Nice to have:

Experience with advanced process nodes (e.g., 7nm, 5nm)

Additional Information:

Job Posted:
January 04, 2026

Employment Type:
Fulltime
Work Type:
On-site work
Job Link Share:

Looking for more opportunities? Search for other job offers that match your skills and interests.

Briefcase Icon

Similar Jobs for Staff Engineer, ASIC Development Engineering (STA)

Asic Engineer Sr Staff

Hewlett Packard Enterprise is seeking a seasoned Design-for-Test (DFT) Engineer ...
Location
Location
United States , San Jose
Salary
Salary:
148000.00 - 340500.00 USD / Year
https://www.hpe.com/ Logo
Hewlett Packard Enterprise
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • 10+ years of hands-on DFT experience in ASIC design, preferably in networking or high-speed digital domains
  • deep understanding of fault models: stuck-at, transition, path-delay
  • expertise in scan compression, ATPG, and MBIST architecture
  • experience with Siemens Tessent tools: SSN, JTAG, IJTAG, MBIST, and memory repair
  • proficiency with Synopsys tools: DFT Compiler, DFTMAX, Tetramax, Design Compiler
  • simulation experience with Synopsys VCS and Cadence NC-Verilog
  • timing analysis using PrimeTime and Cadence Tempus
  • able to define test constraints and review STA reports to ensure timing closure in test modes
  • debugging with waveform tools such as Novas and SimVision
  • familiarity with ATE pattern formats (STIL, WGL) and JTAG SVF
Job Responsibility
Job Responsibility
  • define and implement DFT architecture for high-performance networking ASICs at 3nm and beyond
  • collaborate with RTL and physical design teams to integrate scan, compression, boundary scan, and MBIST features
  • develop and validate ATPG patterns for stuck-at, transition, and path-delay fault models
  • analyze and resolve DFT-related issues including ATPG DRC violations, simulation mismatches, and timing violations
  • apply test constraints and perform STA analysis to ensure timing closure in test modes
  • support silicon bring-up and ATE pattern validation using industry-standard formats (STIL, WGL, SVF)
  • conduct silicon failure analysis and contribute to system-level debug and yield improvement
  • automate DFT flows and analysis using scripting languages such as Perl and Tcl.
What we offer
What we offer
  • health & wellbeing
  • personal & professional development
  • unconditional inclusion
  • competitive compensation, benefits, and career growth opportunities.
  • Fulltime
Read More
Arrow Right

Staff Engineer, ASIC Development Engineering (STA)

We are seeking a highly skilled and experienced Staff Engineer for our Static Ti...
Location
Location
India , Bengaluru
Salary
Salary:
Not provided
sandisk.com Logo
Sandisk
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field
  • A minimum of 5 years of experience in Static Timing Analysis
  • Proven track record of successfully executing STA
  • In-depth knowledge of STA tools (e.g., Synopsys PrimeTime, Cadence Tempus, Constraints Manager) and methodologies
  • Strong understanding of digital design principles, physical design, and semiconductor fabrication processes
  • Excellent problem-solving skills and the ability to think strategically and analytically
  • Exceptional communication and interpersonal skills, with the ability to effectively collaborate with cross-functional teams and stakeholders
  • Ability to prioritize tasks and manage multiple project work simultaneously
  • A proactive, results-oriented mindset with a passion for innovation and continuous improvement
Job Responsibility
Job Responsibility
  • Own Subsystem level STA, providing direction and guidance to PnR team for Timing closure & Synthesis report analysis
  • Work with IP & Design team for Timing constraints Development & Review activities
  • Develop and implement advanced STA methodologies and strategies to meet the timing closure requirements of complex IC designs
  • Collaborate with cross-functional teams, including design, verification, physical design, and DFT, to ensure seamless integration and optimal timing performance
  • Drive the development and maintenance of STA scripts and tools to automate and streamline timing analysis processes
  • Conduct thorough timing analysis, identify critical paths, and develop strategies to mitigate timing violations and improve overall design performance
  • Stay abreast of industry trends and emerging technologies in STA and related fields, and incorporate best practices into the team’s workflow
  • Prepare and present detailed timing reports and technical documentation to stakeholders
  • Foster a culture of innovation, collaboration, and continuous improvement within the STA team
  • Fulltime
Read More
Arrow Right

Staff Engineer, ASIC Development Engineering (STA, PNR and Timing)

We are seeking a highly skilled and experienced Staff Engineer for our Static Ti...
Location
Location
India , Bengaluru
Salary
Salary:
Not provided
sandisk.com Logo
Sandisk
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field
  • A minimum of 5 years of experience in Static Timing Analysis
  • Proven track record of successfully executing STA
  • In-depth knowledge of STA tools (e.g., Synopsys PrimeTime, Cadence Tempus , Constraints Manager) and methodologies
  • Strong understanding of digital design principles, physical design, and semiconductor fabrication processes
  • Excellent problem-solving skills and the ability to think strategically and analytically
  • Exceptional communication and interpersonal skills, with the ability to effectively collaborate with cross-functional teams and stakeholders
  • Ability to prioritize tasks and manage multiple project work simultaneously
  • A proactive, results-oriented mindset with a passion for innovation and continuous improvement
  • Experience with advanced process nodes (e.g., 7nm, 5nm) is highly desirable
Job Responsibility
Job Responsibility
  • Own Subsystem level STA , providing direction and guidance to PnR team for Timing closure & Synthesis report analysis
  • Work with IP & Design team for Timing constraints Development & Review activities
  • Develop and implement advanced STA methodologies and strategies to meet the timing closure requirements of complex IC designs
  • Collaborate with cross-functional teams, including design, verification, physical design, and DFT, to ensure seamless integration and optimal timing performance
  • Drive the development and maintenance of STA scripts and tools to automate and streamline timing analysis processes
  • Conduct thorough timing analysis, identify critical paths, and develop strategies to mitigate timing violations and improve overall design performance
  • Stay abreast of industry trends and emerging technologies in STA and related fields, and incorporate best practices into the team’s workflow
  • Prepare and present detailed timing reports and technical documentation to stakeholders
  • Foster a culture of innovation, collaboration, and continuous improvement within the STA team
  • Fulltime
Read More
Arrow Right

Staff Engineer, ASIC Development Engineering (FPGA-RTL Design)

The FPGA design team, part of the (VHS) group is responsible for developing a wi...
Location
Location
India , Bengaluru
Salary
Salary:
Not provided
sandisk.com Logo
Sandisk
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • B.Tech/M.Tech in Electrical Engineering, Computer Engineering, or equivalent
  • 5 to 7 years of hands-on experience in RTL logic design
  • Strong SystemVerilog expertise
  • SV/UVM-based simulation knowledge is a plus
  • Experience in multi-clock, high-frequency, and high-performance digital designs
  • Familiarity with synthesis, STA, and optimization flows
  • FPGA development experience (Vivado / Synplify) is an advantage
  • Simulation and verification experience using NCSim, VCS, or equivalent tools
  • Knowledge of standard storage interfaces such as eMMC or UFS is a strong advantage
  • Scripting experience with Python/Perl for automation
Job Responsibility
Job Responsibility
  • Complex logic blocks & IPs design
  • Work in a multi-disciplinary environment with a variety of complex interfaces
  • Fulltime
Read More
Arrow Right
New

Staff Design Verification Engineer

We are looking for an adaptive, self-motivative Design Verification (DV) enginee...
Location
Location
Singapore , Singapore
Salary
Salary:
Not provided
amd.com Logo
AMD
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Excellent analytical and critical thinking skills along with attention to details
  • Must be an initiative-taker, able to drive tasks independently and efficiently to completion
  • Strong/effective communication skills
  • Enthusiastic team-first mentality
  • Ability to provide mentorship and guidance to junior engineers
  • Proven experience in design verification from specification to successful silicon
  • Experience in PLL, high-speed interfaces such as DDR, PCIe and high-speed SERDES
  • Experience in designs with multiple power domains
  • Experience in designs with multiple clock domains
  • Experience in behavior modeling for Analog Circuits
Job Responsibility
Job Responsibility
  • Analyze complex verification and digital design problems and propose verification / micro-architecture solutions
  • Develop RTL and Firmware validation
  • Drive/develop ASIC verification flows and scripts
  • Create Verification architecture
  • Work with the RTL Design team to ensure functional correctness and coverage
  • Support silicon bring-up and diagnostics
  • Support Post-silicon debug, root cause bug, provide solution or workaround
Read More
Arrow Right

Litigation Attorney

Robert Half Legal is partnering with a boutique litigation firm in their search ...
Location
Location
United States , Los Angeles
Salary
Salary:
Not provided
https://www.roberthalf.com Logo
Robert Half
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Active California law license and good standing with the State Bar
  • 5+ years litigation experience, including trial preparation and motion practice
Job Responsibility
Job Responsibility
  • Drafting and responding to motions, discovery, and trial pleadings
  • Conducting in-depth legal research and analysis in complex elder abuse and malpractice matters
  • Preparing and reviewing trial materials
  • Supporting lead trial counsel throughout pretrial and trial phases
  • Collaborating with a small, dedicated litigation team in a fast-paced virtual environment
What we offer
What we offer
  • medical, vision, dental, and life and disability insurance
  • eligible to enroll in our company 401(k) plan
  • Fulltime
Read More
Arrow Right

Sales Assistant

We’re on the lookout for an energetic Casual Sales Assistant to join our crew at...
Location
Location
Australia , Cairns
Salary
Salary:
Not provided
justgroup.com.au Logo
Just Group
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Experience in customer service, with a strong focus on providing outstanding experiences
  • Confidence in approaching, connecting with, and selling to customers
  • Integrity and a commitment to doing things the right way
  • A love for teamwork in a high-energy, fast-paced environment
  • A solutions-focused attitude, ready to tackle challenges with enthusiasm
Job Responsibility
Job Responsibility
  • Create a memorable and joyful experience for every customer that captures the essence of the Jay Jays brand
  • Work together with your team to smash individual and store sales targets
  • Help manage inventory to ensure the store is always fully stocked and organised
  • Assist in setting up store promotions and bringing our visual merchandising to life
  • Keep the store running smoothly by following loss prevention policies and procedures
What we offer
What we offer
  • 50% staff discount on Jay Jays products
  • In-store coaching and comprehensive training plans
  • Opportunities for career development and advancement
  • Sales-based incentives and rewards
  • Access to our Employee Assistance Program for wellbeing and mental health support
  • Gift Cards for referring successful top talent through our Employee Referral Program
  • Parttime
Read More
Arrow Right

Valuer

Our client, a well-established and independently run estate agency, is seeking a...
Location
Location
United Kingdom , Banstead
Salary
Salary:
30000.00 - 60000.00 GBP / Year
socialvalueportal.com Logo
Social Value Portal Ltd
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Proven experience in valuing and listing residential property
  • Strong written and verbal communication skills
  • Ability to build and maintain lasting client relationships
  • Proactive approach
  • Strong organisational skills
  • Keen eye for detail
  • Positive, energetic 'can do' approach
  • Ability to thrive in a busy office environment
  • Ability to work under pressure whilst maintaining attention to detail
  • Clear problem solver
Job Responsibility
Job Responsibility
  • Generating new business by contacting and forging relationships with potential buyers and sellers (Prospecting)
  • Meeting and greeting clients
  • Recommending price changes where relevant
  • Canvassing
  • Contacting clients by telephone, email and post, to book valuations, identifying opportunities for potential Instructions where relevant
What we offer
What we offer
  • Car allowance
  • Fulltime
Read More
Arrow Right