This list contains only the countries for which job offers have been published in the selected language (e.g., in the French version, only job offers written in French are displayed, and in the English version, only those in English).
Microsoft Silicon, Cloud Hardware, and Infrastructure Engineering (SCHIE) is the team behind Microsoft’s expanding Cloud Infrastructure and responsible for powering Microsoft’s “Intelligent Cloud” mission. SCHIE delivers the core infrastructure and foundational technologies for Microsoft's over 200 online businesses including Bing, MSN, Office 365, Xbox Live, Teams, OneDrive, and the Microsoft Azure platform globally with our server and data center infrastructure, security and compliance, operations, globalization, and manageability solutions. Our focus is on smart growth, high efficiency, and delivering a trusted experience to customers and partners worldwide and we are looking for passionate engineers to help achieve that mission. The Compute Silicon & Manufacturing Engineering (CSME) organization within SCHIE is responsible for design, development, manufacturing and packaging of Microsoft's state-of-the-art computer chips, notably the Azure Cobalt. Our solutions provide sustainable strategic advantage to Microsoft and enable our customers to achieve more. As Microsoft's cloud business continues to grow the ability to deploy new offerings and hardware infrastructure on time, in high volume with high quality and lowest cost is of paramount importance. To achieve this goal, the Foundry and Advanced Packaging team is instrumental in defining and delivering operational measures of success for hardware manufacturing, improving the planning process, quality, delivery, scale and sustainability related to Microsoft cloud hardware. We are looking for engineers with a dedicated passion for customer focused solutions, insight and industry knowledge to envision and implement future technical solutions that will manage and optimize the Cloud infrastructure.
Job Responsibility:
Lead technical interactions with external foundries both in pre-silicon design and post silicon development as well as continuous improvement for Yield and performance during production manufacturing stage to ensure Best-in-class Microsoft first-party and second-party silicon
Compile and analyze data using common statistical techniques and effectively present key results along with recommended actions
practice continuous improvement and yield optimization and analyze products to ensure manufacturability and data sheet compliance
Define and design engineering structure in testchip for technology interception and enablement including data collection, analysis and model-silicon characterization
Provide comprehensive Power, Performance, Area and Cost analysis for technology enablement
Requirements:
Doctorate in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 3+ years technical engineering experience OR Master's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 6+ years technical engineering experience OR Bachelor's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 8+ years technical engineering experience OR equivalent experience
Ability to meet Microsoft, customer and/or government security screening requirements
This role will require access to information that is controlled for export under export control regulations
9+ years of related technical engineering experience OR Bachelor's degree in Electrical Engineering, Physics, Computer Engineering, Computer Science, Physics, or related field AND 6+ years technical engineering experience or internship experience OR Master's degree in Electrical Engineering, Physics, Computer Engineering, Computer Science, or related field AND 4+ years technical engineering experience or internship experience OR Doctorate degree in Electrical Engineering, Physics, Computer Engineering, Computer Science, or related field AND 3+ years technical engineering experience
8 + years of experience in semiconductor process development and manufacturing
5+ years of experience in technology evaluation, testchip and modeling
Deep understanding of device physics, foundry design collateral management, process qualification, broad fabrication process experience, device reliability, statistical analysis, yield improvement, and physical failure analysis techniques
Experience in supporting design teams with PDKs, IP development, tapeout, establishing DFM and design for reliability requirements and implementation of test structures for test chips
Presentation and communication skills
Product yield/performance analysis, and design process co-optimization
Familiarity with device-level measurements and associated test equipment, data analysis, modeling, simulation, targeting and projection
Model based problem solving skills through data analysis and understanding of SOC design features, fab process interactions and test methodology
Knowledge of EDA tools from Cadence, Caliber, Synopsys, Siemens for device and IP study
Experience in leading cross functional teams and program/project management
Probability and statistics background including DOE’s
Experience in product and test engineering, and ATE test program methodologies
Knowledge in digital design floor planning, STA
taking RTL to GDS and optimize for PPA
Some experience in coding using various languages including but not limited to Python, Java and C++