This list contains only the countries for which job offers have been published in the selected language (e.g., in the French version, only job offers written in French are displayed, and in the English version, only those in English).
Our partner develops next gen AI accelerators at the intersection of semiconductors, photonics, and AI. The project focuses on verification of complex digital and mixed signal ASICs, including high speed interfaces and compute blocks, with an emphasis on building scalable SystemVerilog/UVM environments, constrained random and coverage driven methodologies, assertions, formal verification, and timing accurate simulations with SDF back annotation. The scope also covers PCIe, RISC V CPU subsystems, corner case analysis, block and system debug, plus FPGA prototyping and post silicon validation. The role requires strong expertise in digital design, processor architecture, and verification methodologies, along with solid debugging and system-level thinking skills.
Job Responsibility:
Contributing to a next-generation AI accelerator at the intersection of electronics and photonics, including verification of novel architectures with high ambiguity
Building verification environments from scratch for mixed-signal ASICs, ensuring timing-accurate behavior (netlist + SDF), performing system-level verification of PCIe and RISC-V subsystems, and shaping verification strategy while debugging complex system-level scenarios in a startup environment
Requirements:
4+ years of SystemVerilog (verification) experience